Compact Spice Modeling and Design Optimization of Low Leakage a-Si:H TFTs for Large-Area Imaging Systems

1998 ◽  
Vol 507 ◽  
Author(s):  
R.V.R. Murthy ◽  
D. Pereira ◽  
B. Park ◽  
A. Nathan ◽  
S.G. Chamberlain

ABSTRACTWe present a SPICE model that takes into account the different mechanisms contributing to leakage current in hydrogenated amorphous silicon (a-Si:H) thin film transistors (TFTs). The main sources of leakage current in these devices have been identified to be the parasitic reverse-biased p-i-n diode at the vicinity of the drain as well as diffusion of phosphorous atoms from micro-crystalline (n+ μc-Si:H) contact layer into the intrinsic a-Si:H region. The latter gives rise to ohmic conduction which dominates at very low drain voltages (< I V) and very low gate voltages (< 5 V). At higher gate voltages (5V ≤ VG ≤ 20 V), the reverse current of the parasitic p-i-n diode can be attributed to thermal generation of electrons from the valence to conduction bands through the mid-gap states in the a-Si:H. At even higher gate voltages (> 20 V), the reverse current is due to trap-assisted tunneling, whereby the electrons tunnel to the conduction band via the mid-gap states. A systematic characterization of TFTs with different a-Si:H layer thicknesses shows that the optimal thickness for low leakage current is around 50 nm. The bias dependent leakage current behavior has been modeled and implemented in SPICE using simple circuit elements based on voltage controlled current sources (VCCS). Simulated and measured reverse leakage current characteristics are in reasonable agreement.

2011 ◽  
Vol 679-680 ◽  
pp. 694-697 ◽  
Author(s):  
Fujiwara Hirokazu ◽  
Masaki Konishi ◽  
T. Ohnishi ◽  
T. Nakamura ◽  
Kimimori Hamada ◽  
...  

The impacts of threading dislocations, surface defects, donor concentration, and schottky Schottky barrier height on the reverse IV characteristic of silicon carbide (SiC) junction barrier schottky Schottky (JBS) diodes were investigated. The 100 A JBS diodes were fabricated on 4H-SiC 3-inch N-type wafers with two types of threading dislocation density. The typical densities are were 0.2×104 and 3.8×104 cm-2, respectively. The improvement of vIt was found that variations in the leakage current and the high yield of large area JBS diodes werecould be were obtained improved by using a wafer with a low threading dislocation density. In the range of low leakage current, the investigation shows showed a correlation between leakage current and threading dislocation density.


2000 ◽  
Vol 88 (11) ◽  
pp. 6598-6604 ◽  
Author(s):  
E. Rokuta ◽  
Y. Hotta ◽  
H. Tabata ◽  
H. Kobayashi ◽  
T. Kawai

2013 ◽  
Vol 1561 ◽  
Author(s):  
Shojan P. Pavunny ◽  
Pankaj Misra ◽  
Reji Thomas ◽  
Ashok Kumar ◽  
James F. Scott ◽  
...  

ABSTRACTA detailed analysis of leakage current density-gate voltage measurements of gate stacks composed of PLD grown ultra thin films of LaGdO3 (LGO) on p-type silicon substrates with 8.4 Å EOT is presented. Temperature dependent leakage measurements revealed that forward bias current was dominated by Schottky emission over trap assisted tunneling below 1.2 MV/cm and quantum mechanical tunneling above this field. The physical origin of the reverse bias current was found to be a combination of Schottky emission and trap assisted tunneling. Low leakage current densities in the range from 2.3×10-3 to 29×10-3 A/cm2 were recorded for films with EOT from 1.8 to 0.8 nm, that are at least four or more orders below the ITRS specifications and its SiO2 competitors.


2007 ◽  
Vol 989 ◽  
Author(s):  
Jeff Hsin Chang ◽  
Tsu Chiang Chuang ◽  
Yuri Vygranenko ◽  
Denis Striakhilev ◽  
Kyung Ho Kim ◽  
...  

AbstractHydrogenated amorphous silicon (a-Si:H) n-i-p photodiodes may be used as the pixel sensor element in large-area array imagers for medical diagnostics applications. The dark current level is an important parameter that dictates the performances of these types of pixelated imaging devices. Through measurements performed at different ambient temperatures, the leakage current components of segmented a-Si:H n-i-p photodiodes were extracted and analyzed. It was found that the central component of the reverse current depends exponentially on bias and temperature. The activation energy of this component is independent of bias. The peripheral component of reverse current exhibits linear bias dependence at temperatures up to 50°C, while the contribution of this component diminishes at high temperatures. The dependence of dark current components on bias and temperature could be described by compact analytical equations. The model of forward and reverse dark current characteristics in temperature range was implemented in Verilog-A hardware description language.


2004 ◽  
Vol 40 (17) ◽  
pp. 1080 ◽  
Author(s):  
S. Aslam ◽  
R.E. Vest ◽  
D. Franz ◽  
F. Yan ◽  
Y. Zhao

2021 ◽  
Vol 285 ◽  
pp. 129120
Author(s):  
Wenxin Liang ◽  
Hongfeng Zhao ◽  
Xiaoji Meng ◽  
Shaohua Fan ◽  
Qingyun Xie

2013 ◽  
Vol 1538 ◽  
pp. 291-302
Author(s):  
Edward Yi Chang ◽  
Hai-Dang Trinh ◽  
Yueh-Chin Lin ◽  
Hiroshi Iwai ◽  
Yen-Ku Lin

ABSTRACTIII-V compounds such as InGaAs, InAs, InSb have great potential for future low power high speed devices (such as MOSFETs, QWFETs, TFETs and NWFETs) application due to their high carrier mobility and drift velocity. The development of good quality high k gate oxide as well as high k/III-V interfaces is prerequisite to realize high performance working devices. Besides, the downscaling of the gate oxide into sub-nanometer while maintaining appropriate low gate leakage current is also needed. The lack of high quality III-V native oxides has obstructed the development of implementing III-V based devices on Si template. In this presentation, we will discuss our efforts to improve high k/III-V interfaces as well as high k oxide quality by using chemical cleaning methods including chemical solutions, precursors and high temperature gas treatments. The electrical properties of high k/InSb, InGaAs, InSb structures and their dependence on the thermal processes are also discussed. Finally, we will present the downscaling of the gate oxide into sub-nanometer scale while maintaining low leakage current and a good high k/III-V interface quality.


2018 ◽  
Vol 65 (2) ◽  
pp. 680-686 ◽  
Author(s):  
Cheng-Jung Lee ◽  
Ke-Jing Lee ◽  
Yu-Chi Chang ◽  
Li-Wen Wang ◽  
Der-Wei Chou ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document