Timing-driven hierarchical global routing with wire-sizing and buffer-insertion for VLSI with multi-routing-layer
1999 ◽
Vol 18
(6)
◽
pp. 787-798
◽
2007 ◽
Vol 26
(5)
◽
pp. 845-857
◽
1996 ◽
Vol 31
(3)
◽
pp. 437-447
◽