Optimal Test Scheduling of Stacked Circuits under Various Hardware and Power Constraints

Author(s):  
Spencer K. Millican ◽  
Kewal K. Saluja
Author(s):  
HAIDAR M. HARMANANI ◽  
HASSAN A. SALAMY

This paper presents an efficient method to determine minimum system-on-chip (SOC) test schedules with precedence and power constraints based on simulated annealing. The problem is solved using a partitioned testing scheme with run to completion that minimizes the number of idle test slots. The method can handle SOC test scheduling with and without power constraints in addition to precedence constraints that preserve desirable orderings among tests. We present experimental results for various SOC examples that demonstrate the effectiveness of the method. The method achieved optimal test schedules in all attempted cases in a short CPU time.


2004 ◽  
Vol 20 (1) ◽  
pp. 61-78 ◽  
Author(s):  
Valentin Mureşan ◽  
Xiaojun Wang ◽  
Valentina Mureşan ◽  
Mircea Vlăduţiu

2013 ◽  
Vol 26 (7) ◽  
pp. 591-596
Author(s):  
Wei Wang ◽  
Zhuowei Lin ◽  
Tian Chen ◽  
Jun Liu ◽  
Fang Fang ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document