Realization of an efficient design verification test used on a microinstruction controlled self test

Author(s):  
Y. Nozuyama
Author(s):  
Suman Lata Tripathi

An efficient design for testability (DFT) has been a major thrust of area for today's VLSI engineers. A poorly designed DFT would result in losses for manufacturers with a considerable rework for the designers. BIST (built-in self-test), one of the promising DFT techniques, is rapidly modifying with the advances in technology as the device shrinks. The increasing complexities of the hardware have shifted the trend to include BISTs in high performance circuitry for offline as well as online testing. Work done here involves testing a circuit under test (CUT) with built in response analyser and vector generator with a monitor to control all the activities.


2018 ◽  
Author(s):  
Christopher Lee Kelley ◽  
Brian Thomas Naughton

2014 ◽  
Vol 134 (12) ◽  
pp. 1022-1030 ◽  
Author(s):  
Tomoyuki Ogawa ◽  
Kazumasa Kumazawa ◽  
Noriaki Sugita ◽  
Yoichi Imamura ◽  
Shingo Minobe ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document