scholarly journals Impact and Origin of Interface States in MOS Capacitor with Monolayer MoS2 and HfO2 High-k Dielectric

2017 ◽  
Vol 7 (1) ◽  
Author(s):  
Pengkun Xia ◽  
Xuewei Feng ◽  
Rui Jie Ng ◽  
Shijie Wang ◽  
Dongzhi Chi ◽  
...  
2017 ◽  
Vol 121 (14) ◽  
pp. 144505 ◽  
Author(s):  
Xian-Jiang Song ◽  
Li-Chun Xu ◽  
Hui-Fang Bai ◽  
Ying Li ◽  
Zhiyuan Ma ◽  
...  

2011 ◽  
Vol 32 (2) ◽  
pp. 122-124 ◽  
Author(s):  
F. Ji ◽  
J. P. Xu ◽  
P. T. Lai ◽  
C. X. Li ◽  
J. G. Liu

2016 ◽  
Vol 122 (7) ◽  
Author(s):  
Chih-Feng Yen ◽  
Min-Yen Yeh ◽  
Kwok-Keung Chong ◽  
Chun-Fa Hsu ◽  
Ming-Kwei Lee

2018 ◽  
Author(s):  
Seng Nguon Ting ◽  
Hsien-Ching Lo ◽  
Donald Nedeau ◽  
Aaron Sinnott ◽  
Felix Beaudoin

Abstract With rapid scaling of semiconductor devices, new and more complicated challenges emerge as technology development progresses. In SRAM yield learning vehicles, it is becoming increasingly difficult to differentiate the voltage-sensitive SRAM yield loss from the expected hard bit-cells failures. It can only be accomplished by extensively leveraging yield, layout analysis and fault localization in sub-micron devices. In this paper, we describe the successful debugging of the yield gap observed between the High Density and the High Performance bit-cells. The SRAM yield loss is observed to be strongly modulated by different active sizing between two pull up (PU) bit-cells. Failure analysis focused at the weak point vicinity successfully identified abnormal poly edge profile with systematic High k Dielectric shorts. Tight active space on High Density cells led to limitation of complete trench gap-fill creating void filled with gate material. Thanks to this knowledge, the process was optimized with “Skip Active Atomic Level Oxide Deposition” step improving trench gap-fill margin.


Sign in / Sign up

Export Citation Format

Share Document