Effects of high-k dielectric environment on the full ballistic transport properties of monolayer MoS2 FETs

2017 ◽  
Vol 121 (14) ◽  
pp. 144505 ◽  
Author(s):  
Xian-Jiang Song ◽  
Li-Chun Xu ◽  
Hui-Fang Bai ◽  
Ying Li ◽  
Zhiyuan Ma ◽  
...  
2017 ◽  
Vol 7 (1) ◽  
Author(s):  
Pengkun Xia ◽  
Xuewei Feng ◽  
Rui Jie Ng ◽  
Shijie Wang ◽  
Dongzhi Chi ◽  
...  

Author(s):  
Pooja Shilla ◽  
Raj Kumar ◽  
Arvind Kumar

This chapter represents some essential aspects of nanowires and their transport properties. Scaling of MOSFETs becomes a huge problem for industries due to short channel effects (SCEs) and sub-threshold leakage current. So, nanowires become a good solution to SCEs due to their structure. This chapter is divided into three parts. The first part gives a brief introduction of nanowire and different materials that can replace Si (channel material) and SiO2 (oxide material) due to their superior performance over Si. In the second part, the device structure and device structural measurement is discussed. In the third part, transport properties are discussed. This chapter shows the behavior of nanowire on changing different device materials and device dimensions. Electrical characteristics of Si and III-V based nanowires FETs will be analyzed and compared. High-k dielectric as oxide material also helps in improving device performance. HfO2 shows improvement in device characteristics over SiO2 taken as an oxide material. Junctionless nanowire MOSFET has also been designed and analyzed.


2018 ◽  
Author(s):  
Seng Nguon Ting ◽  
Hsien-Ching Lo ◽  
Donald Nedeau ◽  
Aaron Sinnott ◽  
Felix Beaudoin

Abstract With rapid scaling of semiconductor devices, new and more complicated challenges emerge as technology development progresses. In SRAM yield learning vehicles, it is becoming increasingly difficult to differentiate the voltage-sensitive SRAM yield loss from the expected hard bit-cells failures. It can only be accomplished by extensively leveraging yield, layout analysis and fault localization in sub-micron devices. In this paper, we describe the successful debugging of the yield gap observed between the High Density and the High Performance bit-cells. The SRAM yield loss is observed to be strongly modulated by different active sizing between two pull up (PU) bit-cells. Failure analysis focused at the weak point vicinity successfully identified abnormal poly edge profile with systematic High k Dielectric shorts. Tight active space on High Density cells led to limitation of complete trench gap-fill creating void filled with gate material. Thanks to this knowledge, the process was optimized with “Skip Active Atomic Level Oxide Deposition” step improving trench gap-fill margin.


2012 ◽  
Vol 29 (5) ◽  
pp. 057702 ◽  
Author(s):  
Yue-Chan Kong ◽  
Fang-Shi Xue ◽  
Jian-Jun Zhou ◽  
Liang Li ◽  
Chen Chen ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document