asynchronous scheduling
Recently Published Documents


TOTAL DOCUMENTS

19
(FIVE YEARS 2)

H-INDEX

5
(FIVE YEARS 0)

2022 ◽  
pp. 102398
Author(s):  
Andrés Rodríguez ◽  
Angeles Navarro ◽  
Kris Nikov ◽  
Jose Nunez-Yanez ◽  
Rubén Gran ◽  
...  

IEEE Network ◽  
2021 ◽  
pp. 1-7
Author(s):  
Ying Qiu ◽  
Jie Ke ◽  
Chao Liang ◽  
Yubo Jia ◽  
Weiqiang Xu ◽  
...  

2020 ◽  
Vol 26 (8) ◽  
pp. 5867-5882
Author(s):  
Kashi Nath Datta ◽  
Prithviraj Pramanik ◽  
Satya Bagchi ◽  
Subrata Nandi ◽  
Sujoy Saha

2009 ◽  
Vol 18 (02) ◽  
pp. 271-282 ◽  
Author(s):  
RICARDO F. CASSIA ◽  
VLADIMIR C. ALVES ◽  
FEDERICO G.-D. BESNARD ◽  
FELIPE M. G. FRANÇA

This paper introduces a novel method for the conversion of synchronous cryptographic circuits into equivalent asynchronous ones. The new method is based on ASERT (Asynchronous Scheduling by Edge Reversal Timing), a fully decentralized timing signaling and synchronization algorithm. From a synthesizable HDL code, an asynchronous timing network, made from standard cells libraries, is generated in order to replace the clock tree of the target circuit. ASERT works with matched delays, local clocks or any equivalent way of determining, statically or dynamically, the operating time of each functional unit. Synchronous to asynchronous conversion of three different cryptographic circuits, including the fully synthesized netlists of AES, Reed-Solomon decoder, and RSA cipher cores, are presented.


Sign in / Sign up

Export Citation Format

Share Document