scholarly journals An Efficient VLSI Architecture Design of Antilogarithm Converter with 10-Regions Error Correction Scheme

2021 ◽  
Vol 8 (2) ◽  
pp. 213-218
Author(s):  
Durgesh Nandan ◽  
Anurag Mahajan ◽  
Jitendra Kanungo

An applications of signal processing are frequently used everywhere in day-to-day life. “Digital Signal Processing (DSP)” has been basic requirement of efficient and accurate arithmetic operations for performing fast and accurate signal processing. Logarithm arithmetic provides an option of that desire. In this work, it is presented an efficient VLSI implementation of an antilogarithm converter by using 10-region error correction. It provides error efficient implementation with significant hardware gain. VLSI implementation of reported and proposed antilogarithmic converters design created in Xilinx ISE 12.1. Antilogarithmic converters (reported and proposed design) are synthesized by using Synopsys design software perform the RTL Synthesis analysis by using package design compiler. This paper presents 10- region converter which considers design trade-off where proposed demonstrates 19.75%, 31.02%, 12.65%, 44.65% and 29.91% respective reduction in comparison of previous design. Error analysis was done using MATLAB for proposed conversion method and reported methods. Suggested antilogarithmic converters have 1.559% error only in comparison of 1.7327% error reported by Kuo et al. On behalf of hardware complexity and error analysis results, it can say that the proposed converters could perform better in comparisons of all aspects of reported design.

1993 ◽  
Vol 04 (01) ◽  
pp. 1-33 ◽  
Author(s):  
E. A. J. MOES ◽  
R. NOUTA ◽  
G. J. HEKSTRA

For the mapping on VLSI of digital signal processing algorithms, fast implementations of the basic arithmetical operations are of great importance. Fast parallel addition and multiplication has received much attention. In this contribution we propose new parallel binary divider structures with favorable properties, such as efficient pipelining, compared with the classical parallel divider architectures.


2020 ◽  
Vol 11 (5) ◽  
pp. 270-276
Author(s):  
V. V. Korneev ◽  
◽  
I. E. Tarasov ◽  

The analysis carried out in the article shows the possibility of creating a problem-oriented VLSI, fabricated according to the technological standards of 28 nm or less, for at least one family of digital signal processing problems using similar computing nodes in structure. The use of distributed arithmetic allows one to apply a technique based on performing only those multiplication steps for which non-zero digits are set in the corresponding positions of the filter coefficients. Therefore, the performance of 200 nodes executing 2 steps at 1 GHz is equivalent to approximately 80 GMAC/s/mm2 for 16-bit coefficients. The VLSI architecture view opens up the possibility to study the effectiveness of implementing other families of tasks and refine the architectural parameters for their implementation. The proposed functionality of VLSI computing nodes allows them to be used in various fields of technology, which potentially increases the need for the release of such VLSI.


2010 ◽  
Vol 3 (4) ◽  
pp. 663-669
Author(s):  
Rozita Teymourzad ◽  
Yazan Samir Algnabi ◽  
Masuri Othman ◽  
Md Shabiul Islam ◽  
Jimmy Mok Vee Hong

Sign in / Sign up

Export Citation Format

Share Document