latched comparator
Recently Published Documents


TOTAL DOCUMENTS

65
(FIVE YEARS 1)

H-INDEX

9
(FIVE YEARS 0)

Author(s):  
Harshitha Basavaraju ◽  
David Borggreve ◽  
Enno Boehme ◽  
Frank Vanselow ◽  
Erkan Nevzat Isa ◽  
...  

Author(s):  
Sumit Kumar Jaiswal ◽  
Annapurna Mondal ◽  
Supriyo Srimani ◽  
Subhajit Das ◽  
Kasturi Ghosh ◽  
...  

2018 ◽  
Vol 7 (2.8) ◽  
pp. 30 ◽  
Author(s):  
Bala Dastagiri Nadhindla ◽  
K Hari Kishore

This brief presents a 10kS/s 14 bit 12.5 ENOB Successive Approximation Register Analog-to- Digital Converter for Cardiac Implantable Medical. For achieving power efficient operation, SAR ADC employ SAR control, a new power and noise efficient comparator topology, non- binary weighted capacitive DAC. The linearity of implemented SAR ADC is enhanced with the uniform geometry of non-binary weighted capacitive DAC.The proposed SAR ADC is implemented using 65nm CMOS technology. The latched comparator consumes a power of 2.4uW and it provides an ENOB of 12.6 at a supply voltage of 1V.The INL is between -2.7/+1.6 LSB and DNL is between -0.6/+1.4LSB. The FOM of ADC is 40fJ/conv. Step which is comparable with existing ADC topologies.


Sign in / Sign up

Export Citation Format

Share Document