set compression
Recently Published Documents


TOTAL DOCUMENTS

36
(FIVE YEARS 2)

H-INDEX

7
(FIVE YEARS 0)

2021 ◽  
Author(s):  
Takuya Sakurai ◽  
Ushio Inoue
Keyword(s):  

Author(s):  
Nadimulla B. ◽  
Aruna Mastani, S.

As the power consumption is more in the processes of testing, test vector set compression and controlling of toggling plays a crucial role in reducing the power consumption during test mode. In exploring the controlling techniques of toggling, Pre-Selected Toggling (PRESTO) of test patterns is a technique that can control the toggling of a test patterns in a precise manner in Built-in Self -Test (BIST) architectures. In this paper we modify the architecture of existing Full Version PRESTO that can be used to generate test vectors and in addition binary sequences used as scan chins such that the controlling of sequence of test vectors depends on number of 1’s present in the switch code which is user defined thus reducing the testing time with significant fault coverage, and in addition the optimization is also observed in area and power. The area has decreased by 12.2% and power consumption by 15.43%. The Synthesis and implementation of the architectures are done using Artix7 (xc7a100tcsg324-3) FPGA family. The simulation results have been analyzed through Mentor-graphics Questa-sim 10.7C


2019 ◽  
Vol 55 (5) ◽  
pp. 262-264
Author(s):  
Lina Sha ◽  
Wei Wu ◽  
Bingbing Li

2018 ◽  
Vol 28 (12) ◽  
pp. 3387-3397 ◽  
Author(s):  
Xinfeng Zhang ◽  
Weisi Lin ◽  
Yabin Zhang ◽  
Shiqi Wang ◽  
Siwei Ma ◽  
...  

2018 ◽  
Vol 2018 (1) ◽  
Author(s):  
Ling Zhang ◽  
Junjin Mei ◽  
Bowu Yan

Sign in / Sign up

Export Citation Format

Share Document