hierarchical fpga
Recently Published Documents


TOTAL DOCUMENTS

15
(FIVE YEARS 0)

H-INDEX

4
(FIVE YEARS 0)

Author(s):  
L.I. Timchenko ◽  
N.S. Petrovskiy ◽  
N.I. Kokryatskaya ◽  
A.A. Yarovyi ◽  
R. Romaniuk ◽  
...  
Keyword(s):  

2010 ◽  
Vol 22 (4) ◽  
pp. 682-688
Author(s):  
Qiang Zhou ◽  
Xingxing Zhang ◽  
Yici Cai
Keyword(s):  

2010 ◽  
Vol 19 (03) ◽  
pp. 701-717 ◽  
Author(s):  
KOSTAS SIOZIOS ◽  
DIMITRIOS SOUDRIS ◽  
ANTONIOS THANAILAKIS

Partial re-configuration is the process of configuring a portion of a FPGA while the rest of the device is still running/operating. This paper proposes a novel allocation methodology for realizing applications with partial and dynamic features on FPGAs. The methodology was implemented as a manager that incorporates two stages: the first one modifies the configuration data of each partial bitstream by replacing the associated application's functionalities (or slices), its goal being to compact the slice distribution, while keeping the same functionality. The second one determines the appropriate spatial location over the FPGA device where the previously optimized configuration data should be placed. The proposed manager is device independent, since it derives partial configuration data that can program dynamically any island-style or hierarchical FPGA. For demonstration purposes, the proposed manager was implemented as part of an existing bitstream generator tool, named DAGGER (part from the MEANDER framework) targeting to Virtex-like architectures.


2007 ◽  
Vol 32 (1) ◽  
pp. 53-64 ◽  
Author(s):  
S. Areibi ◽  
G. Grewal ◽  
D. Banerji ◽  
P. Du

Sign in / Sign up

Export Citation Format

Share Document