scholarly journals Fixed Point Dsp Implementation: Advanced Signal Processing Topics And Conceptual Learning

2020 ◽  
Author(s):  
Wayne Padgett
2009 ◽  
Vol 17 (10) ◽  
pp. 1148-1156 ◽  
Author(s):  
Paulo H. da Rocha ◽  
Henrique C. Ferreira ◽  
Michael C. Porsch ◽  
Roberto M. Sales

IEEE Access ◽  
2020 ◽  
Vol 8 ◽  
pp. 89215-89227 ◽  
Author(s):  
Shuvangkar Shuvo ◽  
Eklas Hossain ◽  
Ziaur Rahman Khan

2013 ◽  
Vol 321-324 ◽  
pp. 1270-1273
Author(s):  
Pei Yue Liu ◽  
Jun Fen Wang ◽  
Bao Qiu Ma

Aiming at improving the unideal testing result by means of analog signal processing, wavelet analysis is introduced in the nondestructive testing of steel and iron materials, based on the characteristics of electromagnetic nondestructive testing signal. According to the requirement of wavelet algorithm for hardware, the advantages of DSP, digital signal processing function and high calculating speed, design scheme of the steel electromagnetic nondestructive testing device is proposed in this paper. Experiments show that this method can extract detection signal effectively.


2018 ◽  
Vol 18 (8) ◽  
pp. 1203-1218
Author(s):  
Youness Mehdaoui ◽  
Rachid El Alami ◽  
Mostafa Mrabti

2016 ◽  
Vol 26 (04) ◽  
pp. 1750053
Author(s):  
Burhan Khurshid ◽  
Roohie Naaz

Binary and ternary adders are frequently used to speed-up many digital signal processing (DSP) operations like multiplication, compression, filtering, convolution, etc. FPGA realization of these circuits uses a combination of look-up tables (LUTs) and carry-chains. Alternatively, inbuilt operators and parameterizable IP cores provide an efficient means of implementing these circuits. However, the realization is not optimal in the sense that the full potential of the underlying resources is not utilized. In this paper, we use technology-dependent approaches to restructure the Boolean networks corresponding to these circuits. The restructured networks are then mapped optimally onto the FPGA fabric using minimum possible resources. Our analysis shows a subsequent speed-up in the performance of these circuits when compared to different conventional and existing approaches.


Sign in / Sign up

Export Citation Format

Share Document