Electromagnetic Interference Shielding from the Back-Side Metallization of the Chip in Fan-Out Wafer Level Package

2021 ◽  
Vol 16 (5) ◽  
pp. 723-730
Author(s):  
Bo Kung Joung ◽  
Seong-Chul Kim ◽  
Key-One Ahn ◽  
Young-Ho Kim

Shielding against electromagnetic interference (EMI) is becoming increasingly important as electronics such as wearable devices, sensors, IoT, and smartphones become smaller, faster, and weigh less. Package level EMI shielding has several advantages over board level shielding, such as a higher packaging density and better design flexibility. We developed a new fan-out package structure using back-side under bump metallurgy (UBM) and a substrate (or metal carrier) to improve the thermal characteristics and reduce die shift. UBM and the substrate (or metal carrier), which consisted of highly conductive metals, is effective for EMI shielding. We study EMI shielding effects of UBM and the substrate (or metal carrier). To determine the EMI shielding of the UBM structures, Ti (17 nm thick) and Cu (70 nm thick) were sequentially deposited on a glass substrate using a direct-current (DC) magnetron sputtering system. Then Cu was electroplated or Ni-P was electroless plated with various thicknesses up to 10 µm. Samples were measured under 100 MHz and 1 GHz with 0 dB conditions using a spectra analyzer, which is a near-field measurement equipment. In unpatterened UBM, increase in the Cu or Ni thickness resulted in further enhanced EMI shielding. When the thickness of Cu UBM or Ni-P UBM was bigger than 5 µm or 3 µm, respectively, the UBM exhibited good EMI shielding. A double layer of Cu strips was formed on the back side of the chip to enhance EMI shielding. The larger the overlap between the Cu strip and the upper and lower layers, the better the EMI shielding effect. When this overlap was larger than 0.5 mm, the EMI SE was similar to that of a single unpatterned Cu layer. We demonstrated good EMI shielding in the double-layered structure with a large overlap width between the upper and lower Cu strips, and expect better moisture release in such structures.

2019 ◽  
Vol 9 (9) ◽  
pp. 1914 ◽  
Author(s):  
Hao-Kai Peng ◽  
Yanting Wang ◽  
Ting-Ting Li ◽  
Ching-Wen Lou ◽  
Qi He ◽  
...  

Electromagnetic pollution interferes with electronic equipment in proximity and jeopardizes human health, which urges the development of electromagnetic interference (EMI) shielding materials. It is urgent to develop electromagnetic interference (EMI) shielding materials. However, the preparation of materials with superhydrophobicity, flame retardancy and EMI shielding properties is still challenging. In this study, we invented a core-spun yarn feeding device, which uses polysulfonamide (PSA) roving as a coating material and stainless steel wire as the core material to prepare a conductive core-spun yarn, which solves the problem of the wire having an easily exposed fabric surface. The finally prepared conductive fabric was subjected to Waterproof 2P hydrophobic treatment to form a superhydrophobic flame-retardant EMI shielding fabric. The results show that the hydrophobic treatment creates a thin film over the woven fabrics, and the contact angle of the fabric surface can reach 155°. The hydrophobic treatment will not damage the shielding effect and slightly increase the dB value. The average dB value of PSA-SS-1’ and PSA-SS-2’ are increased by 0.82 dB and 1.92 dB, respectively. When composed of conductive wrapped yarns for both the warp and weft yarns, the electromagnetic interference shielding effectiveness (EMI SE) of conductive fabrics is beyond 30 dB at 0–3000 MHz and the burnt depth is shorter than 40 mm. As for real applications, superhydrophobic/flame retardant/EMI SE fabrics can be used in a moist and complex environment with retaining conductivity and shielding effectiveness.


2011 ◽  
Vol 2011 (DPC) ◽  
pp. 002314-002335
Author(s):  
Akinori Shiraishi ◽  
Mitsutoshi Higashi ◽  
Kei Murayama ◽  
Yuichi Taguchi ◽  
Kenichi Mori

In recent years, downsizing of MEMS package and high accuracy MEMS device mounting have been strongly required from expanding applications that using MEMS not only for industrial and automobile but also for consumer typified mobile phone. In order to achieve that, it is appropriate to use Silicon package that can be mounted at wafer level packaging. Silicon package is made of monocrystal silicon wafer. The deep cavity is fabricated on monocrystal silicon wafer by Wet or Dry etching. And MEMS device can be mounted on the cavity. The electrical connecting between front side and back side of cavity portion is achieved by TSVs that located on the bottom of cavity. Hermetic seal can be achieved by using glass or silicon wafer bonding method. By using a driver device wafer (before dicing) as the cap for hermetic seal, smaller size and smaller number of parts module can be fabricated. In this report, methods and designs for hermetic seal with wafer level process were examined. Methods that applied were polyimide adhesive bonding, anodic bonding and Au-In solder bonding. Location of TSVs on the bottom of cavity and thickness of diaphragm with TSVs was also examined. Silicon package for piezo type gyro MEMS that designed by the result of evaluation was fabricated. This package used optimized Au-In solder bonding for hermetic seal and optimized location of TSVs for interconnection. That was designed over 50% thinner than conventional ceramic packages. Characteristics of hermetic seal were evaluated by Q factor of gyro MEMS that mounted inside of the silicon package. It is confirmed that performance of sealing are good enough for running of the MEMS.


2008 ◽  
Vol 48 (4) ◽  
pp. 602-610 ◽  
Author(s):  
Xiaowu Zhang ◽  
Vaidyanathan Kripesh ◽  
T.C. Chai ◽  
Teck Chun Tan ◽  
D. Pinjala

Sign in / Sign up

Export Citation Format

Share Document