Design Automation for Tree-based Nearest Neighborhood–aware Placement of High-speed Cellular Automata on FPGA with Scan Path Insertion

2021 ◽  
Vol 26 (4) ◽  
pp. 1-34
Author(s):  
Ayan Palchaudhuri ◽  
Sandeep Sharma ◽  
Anindya Sundar Dhar

Cellular Automata (CA) is attractive for high-speed VLSI implementation due to modularity, cascadability, and locality of interconnections confined to neighboring logic cells. However, this outcome is not easily transferable to tree-structured CA, since the neighbors having half and double the index value of the current CA cell under question can be sufficiently distanced apart on the FPGA floor. Challenges to meet throughput requirements, seamlessly translate algorithmic modifications for changing application specifications to gate level architectures and to address reliability challenges of semiconductor chips are ever increasing. Thus, a proper design framework assisting automation of synthesizable, delay-optimized VLSI architecture descriptions facilitating testability is desirable. In this article, we have automated the generation of hardware description of tree-structured CA that includes a built-in scan path realized with zero area and delay overhead. The scan path facilitates seeding the CA, state modification, and fault localization on the FPGA fabric. Three placement algorithms were proposed to ensure maximum physical adjacency amongst neighboring CA cells, arranged in a multi-columnar fashion on the FPGA grid. Our proposed architectures outperform implementations arising out of standard placers and behavioral designs, existing tree mapping strategies, and state-of-the-art FPGA centric error detection architectures in area and speed.

Author(s):  
A. Arunkumar Gudivada ◽  
K. Jayaram Kumar ◽  
Srinivasa Rao Jajula ◽  
Durga Prasad Siddani ◽  
Praveen Kumar Poola ◽  
...  

2005 ◽  
Vol 295-296 ◽  
pp. 589-594
Author(s):  
J.P. Wang ◽  
W. Zhou ◽  
W.F. Tian ◽  
Z.H. Jin

This paper describes the design of an intelligent multi-gyro measurement device to measure and monitor an inertial unit composed of three dynamically tuned gyros (DTGs). A 16-bit microprogrammed control unit is programmed to fulfill the functions of signal processing, logic control and serial communication with a master computer. An FPGA, designed by using Verilog Hardware Description Language, is used to realize high speed 16-bit reversible counters for output pulses of the DTG digital dynamic balance circuits. The count values represent the angular motion of the inertial unit. A stepping electric bridge is employed to measure the resistance of thermal resistors within the gyros in a wide temperature environment. The resistance represents the working temperature of the gyros. An effective calibration method for the bridge is developed to eliminate the resistance measurement error. A test system is established to examine whether the device meets the user requirements. Results of the tests show that the device has a good performance. A trial use has proved that the device is stable and reliable and that it satisfies the demand of the user.


2012 ◽  
Vol 263-266 ◽  
pp. 2915-2919
Author(s):  
Gao Long Ma ◽  
Wen Tang

With the great increasing of high-speed networks,the traditional network intrusion detection system(NIDS) has a serious problem with handling heavy traffic loads in real-time ,which may result in packets loss and error detection . In this paper we will introduce the efficient load balancing scheme into NIDS and improve rule sets of the detection engine so as to make NIDS more suitable to high-speed networks environment.


Author(s):  
Mr.M.V. Sathish ◽  
Mrs. Sailaja

A new architecture of multiplier-andaccumulator (MAC) for high-speed arithmetic. By combining multiplication with accumulation and devising a hybrid type of carry save adder (CSA), the performance was improved. Since the accumulator that has the largest delay in MAC was merged into CSA, the overall performance was elevated. The proposing method CSA tree uses 1’s-complement-based radix-2 modified Booth’s algorithm (MBA) and has the modified array for the sign extension in order to increase the bit density of the operands. The proposed MAC showed the superior properties to the standard design in many ways and performance twice as much as the previous research in the similar clock frequency. We expect that the proposed MAC can be adapted to various fields requiring high performance such as the signal processing areas.


2014 ◽  
pp. 27-33
Author(s):  
Mounir Bouhedda ◽  
Mokhtar Attari

The aim of this paper is to introduce a new architecture using Artificial Neural Networks (ANN) in designing a 6-bit nonlinear Analog to Digital Converter (ADC). A study was conducted to synthesise an optimal ANN in view to FPGA (Field Programmable Gate Array) implementation using Very High-speed Integrated Circuit Hardware Description Language (VHDL). Simulation and tests results are carried out to show the efficiency of the designed ANN.


Sign in / Sign up

Export Citation Format

Share Document