RECOPS: Reconfiguring Programmable Devices for Military Hardware Electronics

Author(s):  
Philippe Manet ◽  
Daniel Maufroid ◽  
Leonardo Tosi ◽  
Marco di Ciano ◽  
Olivier Mulertt ◽  
...  
Keyword(s):  
Electronics ◽  
2018 ◽  
Vol 7 (12) ◽  
pp. 404 ◽  
Author(s):  
Daniel Costa ◽  
Cristian Duran-Faundez

With the increasing availability of affordable open-source embedded hardware platforms, the development of low-cost programmable devices for uncountable tasks has accelerated in recent years. In this sense, the large development community that is being created around popular platforms is also contributing to the construction of Internet of Things applications, which can ultimately support the maturation of the smart-cities era. Popular platforms such as Raspberry Pi, BeagleBoard and Arduino come as single-board open-source platforms that have enough computational power for different types of smart-city applications, while keeping affordable prices and encompassing many programming libraries and useful hardware extensions. As a result, smart-city solutions based on such platforms are becoming common and the surveying of recent research in this area can support a better understanding of this scenario, as presented in this article. Moreover, discussions about the continuous developments in these platforms can also indicate promising perspectives when using these boards as key elements to build smart cities.


Mathematics ◽  
2019 ◽  
Vol 7 (12) ◽  
pp. 1171 ◽  
Author(s):  
Marcin Kubica ◽  
Dariusz Kania

The paper focuses on the methodology of designing a cyber physical systems (CPS) physical layer using programmable devices. The CPS physical layer can be implemented in programmable devices, which leads to a reduction in their costs and increases their versatility. One of the groups of programmable devices are complex programmable logic devices (CPLDs), which are great for energy-saving, low-cost implementations but requiring flexibility. It becomes necessary to develop mathematical CPS design methods focused on CPLD. This paper presents an original technology mapping method for digital circuits in programmable array logic (PAL)-based CPLDs. The idea is associated with the process of multilevel optimization of circuits dedicated to minimization of the area of a final solution. In the technology mapping process, the method of a multioutput function was used in the graph of outputs form. This method is well known from previous papers and proposes optimization of a basic form of the graph of outputs to enable better use of the resources of a programmable structure. The possibilities for the graph of outputs were expanded in the form of sequential circuits. This work presents a new form of a graph that describes the process of mapping and is known as the graph of excitations and outputs. This graph enables effective technology mapping of sequential circuits. The paper presents a series of experiments that prove the efficiency of the proposed methods for technology mapping. Experiments were conducted for various sizes of PAL-based logic blocks and commercially available CPLDs. The presented results indicate the possibility of more effective implementation of the CPS physical layer.


2014 ◽  
Vol 6 (4) ◽  
pp. 77-80 ◽  
Author(s):  
Maurizio Martina ◽  
Carlo Condo ◽  
Guido Masera ◽  
Maurizio Zamboni

Sign in / Sign up

Export Citation Format

Share Document