scholarly journals Design of Efficient Router with Low Power and Low Latency for Network on Chip

2016 ◽  
Vol 07 (04) ◽  
pp. 339-349
Author(s):  
M. Deivakani ◽  
D. Shanthi
2014 ◽  
Vol 35 (2) ◽  
pp. 341-346
Author(s):  
Xiao-fu Zheng ◽  
Hua-xi Gu ◽  
Yin-tang Yang ◽  
Zhong-fan Huang

Author(s):  
N Poornima ◽  
Seetharaman Gopalakrishnan ◽  
Tughrul Arsalan ◽  
T. N. Prabakar ◽  
M. Santhi

2012 ◽  
Vol 24 (24) ◽  
pp. 2296-2299 ◽  
Author(s):  
Zheng Chen ◽  
Huaxi Gu ◽  
Yintang Yang ◽  
Ke Chen

2014 ◽  
Vol 981 ◽  
pp. 431-434
Author(s):  
Zhan Peng Jiang ◽  
Rui Xu ◽  
Chang Chun Dong ◽  
Lin Hai Cui

Network on Chip(NoC),a new proposed solution to solve global communication problem in complex System on Chip (SoC) design,has absorbed more and more researchers to do research in this area. Due to some distinct characteristics, NoC is different from both traditional off-chip network and traditional on-chip bus,and is facing with the huge design challenge. NoC router design is one of the most important issues in NoC system. The paper present a high-performance, low-latency two-stage pipelined router architecture suitable for NoC designs and providing a solution to irregular 2Dmesh topology for NoC. The key features of the proposed Mix Router are its suitability for 2Dmesh NoC topology and its capability of suorting both full-adaptive routing and deterministic routing algorithm.


2018 ◽  
Vol 63 ◽  
pp. 104-115 ◽  
Author(s):  
Mohammad Baharloo ◽  
Ahmad Khonsari

2019 ◽  
Vol 16 (4) ◽  
pp. 20181147-20181147 ◽  
Author(s):  
Peng Guo ◽  
Qingbin Liu ◽  
Ruizhi Chen ◽  
Lei Yang ◽  
Donglin Wang
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document