VLSI Architecture for Robust Speech Recognition Systems and its Implementation on a Verification Platform
2005 ◽
Vol 17
(4)
◽
pp. 447-455
◽
Keyword(s):
This paper presents a VLSI architecture for a robust speech recognition system that enables high-speed, low-power operation. The proposed architecture improves recognition accuracy in noisy environments and realizes short-time response by implementing parallel and pipeline processing. We demonstrate improved processing time and power consumption by evaluating circuit performance in 0.25-μm CMOS technology. We also detail a verification platform that helps users implement our hardware-based robust speech recognition system. The verification platform facilitates software conversion to hardware and promptly provides testing environments on field-programmable gate arrays.
2011 ◽
Vol 53
(2)
◽
pp. 229-241
◽
2008 ◽
Vol 18
(5)
◽
pp. 586-591
2015 ◽
Vol 03
(06)
◽
pp. 1-9
◽
2013 ◽
Vol 55
(3)
◽
pp. 387-396
◽