Solder Bump Electromigration and CPI Challenges in Low-k Devices

2019 ◽  
Vol 16 (19) ◽  
pp. 51-60 ◽  
Author(s):  
Robin Susko ◽  
Timothy Daubenspeck ◽  
Thomas Wassick ◽  
Timothy Sullivan ◽  
Wolfgang Sauter ◽  
...  
Keyword(s):  
Author(s):  
Nicholas Kao ◽  
Jeng Yuan Lai ◽  
Jase Jiang ◽  
Yu Po Wang ◽  
C. S. Hsiao

With the trend of electronic consumer product toward more functionality, high performance and miniaturization, IC chip is required to deliver more I/Os signals and better electrical characteristics under same package form factor. Thus, Flip Chip BGA (FCBGA) package was developed to meet those requirements offering better electrical performance, more I/O pins accommodation and high transmission speed. For high-speed application, the low dielectric constant (low-k) material that can effectively reduce the signal delays is extensively used in IC chips. However, the low-k material possesses fragile mechanical property and high coefficient of thermal expansion (CTE) compared with silicon chip, which raises the reliability concerns of low-k material integrated into IC chip. The typical reliability failure modes are low-k layer delamination and bump crack under temperature loading during assembly and reliability test. Delamination is occurred in the interface between low-k dielectric layers and underfill material at chip corner. Bump crack is at Under Bump Metallization (UBM) corner. Thus, the adequate underfill material selection becomes very important for both solder bump and low-k chips [1]. This paper mainly characterized FCBGA underfill materials to guide the adequate candidates to prevent failures on low-k chip and solder bump. Firstly, test vehicle was a FCBGA package with heat spreader and was investigated the thermal stress by finite element models. In order to analyze localized low-k structures, sub-modeling technique is used for underfill characterizations. Then, the proper underfill candidates picked from modeling results were experimentally validated by reliability tests. Finally, various low-k FCBGA package structures were also studied with same finite element technique.


Author(s):  
Zulkarnain Endut ◽  
Ibrahim Ahmad ◽  
Gary Lee How Swee ◽  
Norazham Mohd Sukemi
Keyword(s):  

Author(s):  
Bahareh Banijamali ◽  
Ilyas Mohammed

Flip-chip technology has been introduced in recent years which accommodate the ever increasing demands for higher performance and I/O density, while achieving smaller form factor and offering a cost effective solution. As the industry moves toward the 65nm and 45nm technology node, die sizes require a significant reduction while accommodating the need for tighter and finer pitches. For decades, the C4 process has served as the main interconnect method in the flip-chip package. But with bump pitches shrinking, the solder bump based C4 process is facing challenges in terms of reducing pitch and underfill process. At the same time, increasing challenges for flip-chip are seen by the movement toward lead-free solder bumps and low-k dielectric layers. This work conducted simulations and analyses on Tessera developmental μPILR flip chip package incorporating a 130um pitch bump array, using 3-D finite element method (FEM). This study explores the effect of various design parameters on package reliability while providing suggestions for selecting packaging materials. Based on modeling data certain set of over mold, underfill and thermal interface materials enhance overall package reliability performance. Solder fatigue life prediction was performed and solder bump reliability was compared for Tessera flip chip technology and standard flip chip solder joints using Modified Anand solder material properties and Darveaux fatigue life prediction theory. Further more, fracture mechanics approach was applied, and energy release rates were obtained in order to check reliability of low-k dielectric layer, provided passive/low-k material selection. The data presented here provides a baseline for reliability/feasibility of Tessera developmental μPILR flip chip package design for 130um bump pitch. Experimental reliability data is not complete at this time but will be available and published soon.


Author(s):  
Jae B. Kwak ◽  
Da Yu ◽  
Tung T. Nguyen ◽  
Seungbae Park

Since the introduction of Cu/low-k as the interconnect material, the chip-package interaction (CPI) has become a critical reliability challenge for flip chip packages. Revision of underfill material must be considered, which may compromise the life of flipchip interconnect by releasing the stresses transferred to the silicon devices from the solder bumps, and thereby maintain the overall package reliability. Thus, it is important to understand the thermo-mechanical behavior of solder bumps. In this study, the solder bump reliability in flip chip package was investigated through an experimental technique and numerical analysis. For the experimental assessment, thermo-mechanical behavior of solder joints, especially the solder bumps located at the chip corners where most failures usually occur was investigated. Digital Image Correlation (DIC) technique with optical microscope was utilized to quantify the deformation behavior and strains of a solder bump of flip-chip package subjected to thermal loading from 25°C to 100°C. As a specimen preparation for DIC technique, a flip-chip specimen was cross-sectioned before a manual polishing process followed by wet etching method in order to generate natural speckle patterns with high enough contrast on the measuring surface. Finally, finite element analysis (FEA) was conducted by simulating the thermal loading applied in the experiments, and validated with experimental results. Then, using the FEA analysis, parametric study for underfill material properties were performed on the reliability of flip chip package, by varying the glass transition temperature (Tg), Young’s modulus (E), and coefficient of thermal expansion (CTE). Averaged plastic work of the corner solder bump and stress at the die side were obtained and used as damage indicators for solder bumps and low-k dielectrics layer, respectively. The results show that high Tg, and E of underfill are generally desirable to improve the reliability of solder interconnects in the flip chip package.


Author(s):  
Keiji Matsumoto ◽  
Keishi Okamoto ◽  
Hiroyuki Mori

To solve the low-k delamination in chip assembly for high-end servers, our hypothesis is proposed that the low-k stress is determined by the bending moment and the stress relaxation of a joint. In our hypothesis, the low-k stress decreases as the joint height (SnAg bump height) becomes shorter, such as below 80μm, in 150μm-pitch joints. Our hypothesis is supported by simulation, in which the low-k stress is investigated as a function of the joint height, the joint material and also the joint width (the joint pitch). Finally, experiments are performed to evaluate the low-k delamination as a function of the joint height and our hypothesis is also supported by experiments.


Author(s):  
Avril V. Somlyo ◽  
H. Shuman ◽  
A.P. Somlyo

This is a preliminary report of electron probe analysis of rabbit portal-anterior mesenteric vein (PAMV) smooth muscle cryosectioned without fixation or cryoprotection. The instrumentation and method of electron probe quantitation used (1) and our initial results with cardiac (2) and skeletal (3) muscle have been presented elsewhere.In preparations depolarized with high K (K2SO4) solution, significant calcium peaks were detected over the sarcoplasmic reticulum (Fig 1 and 2) and the continuous perinuclear space. In some of the fibers there were also significant (up to 200 mM/kg dry wt) calcium peaks over the mitochondria. However, in smooth muscle that was not depolarized, high mitochondrial Ca was found in fibers that also contained elevated Na and low K (Fig 3). Therefore, the possibility that these Ca-loaded mitochondria are indicative of cell damage remains to be ruled out.


2010 ◽  
Vol 130 (4) ◽  
pp. 319-324
Author(s):  
Kouichiro Mizuno ◽  
Hirotake Sugawara ◽  
Akihiro Murayama
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document