Energy-efficient error-control schemes for on-chip networks

2005 ◽  
Author(s):  
Min Zhang ◽  
Fengguang Luo ◽  
Yonghua Feng ◽  
Jia Hu
Author(s):  
Alireza Ejlali ◽  
Bashir M. Al-Hashimi ◽  
Paul Rosinger ◽  
Seyed Ghassem Miremadi ◽  
Luca Benini

2020 ◽  
Vol 26 (6) ◽  
pp. 94-106
Author(s):  
Asaad Chlab Kadum ◽  
Wameedh Nazar Flayyih ◽  
Fakhrul Zaman Rokhani

Error control schemes became a necessity in network-on-chip (NoC) to improve reliability as the on-chip interconnect errors increase with the continuous shrinking of geometry. Accordingly, many researchers are trying to present multi-bit error correction coding schemes that perform a high error correction capability with the simplest design possible to minimize area and power consumption. A recent work, Multi-bit Error Correcting Coding with Reduced Link Bandwidth (MECCRLB), showed a huge reduction in area and power consumption compared to a well-known scheme, namely, Hamming product code (HPC) with Type-II HARQ. Moreover, the authors showed that the proposed scheme can correct 11 random errors which is considered a high number of errors to be corrected by any scheme used in NoC. The high correction capability with moderate number of check bits along with the reduction in power and area requires further investigation in the accuracy of the reliability model. In this paper, reliability analysis is performed by modeling the residual error probability Presidual which represents the probability of decoder error or failure. New model to estimate Presidual of MECCRLB is derived, validated against simulation, and compared to HPC to assess the capability of MECCRLB. The results show that HPC outperforms MECCRLB from reliability perspective. The former corrects all single and double errors, and fails in 5.18% cases of the triple errors, whereas the latter is found to correct all single errors but fails in 32.5% of double errors and 38.97% of triple errors.  


2019 ◽  
Vol 14 (1) ◽  
pp. 7-16
Author(s):  
Wameedh N. Flayyih ◽  
Khairulmizam Samsudin ◽  
Shaiful J. Hashim ◽  
Yehea Ismail ◽  
Fakhrul Zaman Rokhani

VLSI Design ◽  
2008 ◽  
Vol 2008 ◽  
pp. 1-14 ◽  
Author(s):  
Bo Fu ◽  
Paul Ampadu

We propose an energy-efficient error control scheme for on-chip interconnects capable of correcting a combination of multiple random and burst errors. The iterative decoding method, interleaver, using two-dimensional Hamming product codes and a simplified type-II hybrid ARQ, achieves several orders of magnitude improvement in residual flit-error rate for multiwire errors and up to 45% improvement in throughput in high noise environments. For a given system reliability requirement, the proposed error control scheme yields up to 50% energy improvement over other error correction schemes. The low overhead of our approach makes it suitable for implementation in on-chip interconnect switches.


Sign in / Sign up

Export Citation Format

Share Document