Towards Symbolic Run-Time Reconfiguration in Tightly-Coupled Processor Arrays

Author(s):  
Srinivas Boppu ◽  
Frank Hannig ◽  
Jurgen Teich ◽  
Roberto Perez-Andrade
2014 ◽  
Vol 12 ◽  
pp. 103-109 ◽  
Author(s):  
E. Glocker ◽  
S. Boppu ◽  
Q. Chen ◽  
U. Schlichtmann ◽  
J. Teich ◽  
...  

Abstract. This contribution provides an approach for emulating the behaviour of an ASIC temperature monitoring system (TMon) during run-time for a tightly-coupled processor array (TCPA) of a heterogeneous invasive multi-tile architecture to be used for FPGA prototyping. It is based on a thermal RC modeling approach. Also different usage scenarios of TCPA are analyzed and compared.


Author(s):  
Martin Danneberg ◽  
Nicola Michailow ◽  
Ivan Gaspar ◽  
Dan Zhang ◽  
Gerhard Fettweis

2013 ◽  
Vol 18 (1) ◽  
pp. 1-25 ◽  
Author(s):  
Vahid Lari ◽  
Shravan Muddasani ◽  
Srinivas Boppu ◽  
Frank Hannig ◽  
Moritz Schmid ◽  
...  

2006 ◽  
Vol 52 (12) ◽  
pp. 709-726 ◽  
Author(s):  
Miguel L. Silva ◽  
João Canas Ferreira

2015 ◽  
Vol 2015 ◽  
pp. 1-15 ◽  
Author(s):  
Luis Andres Cardona ◽  
Carles Ferrer

The Internal Configuration Access Port (ICAP) is the core component of any dynamic partial reconfigurable system implemented in Xilinx SRAM-based Field Programmable Gate Arrays (FPGAs). We developed a new high speed ICAP controller, named AC_ICAP, completely implemented in hardware. In addition to similar solutions to accelerate the management of partial bitstreams and frames, AC_ICAP also supports run-time reconfiguration of LUTs without requiring precomputed partial bitstreams. This last characteristic was possible by performing reverse engineering on the bitstream. Besides, we adapted this hardware-based solution to provide IP cores accessible from the MicroBlaze processor. To this end, the controller was extended and three versions were implemented to evaluate its performance when connected to Peripheral Local Bus (PLB), Fast Simplex Link (FSL), and AXI interfaces of the processor. In consequence, the controller can exploit the flexibility that the processor offers but taking advantage of the hardware speed-up. It was implemented in both Virtex-5 and Kintex7 FPGAs. Results of reconfiguration time showed that run-time reconfiguration of single LUTs in Virtex-5 devices was performed in less than 5 μs which implies a speed-up of more than 380x compared to the Xilinx XPS_HWICAP controller.


Sign in / Sign up

Export Citation Format

Share Document