UV-Raman imaging of the in-plane strain in single ultrathin strained silicon-on-insulator patterned structure

2010 ◽  
Vol 96 (23) ◽  
pp. 233105 ◽  
Author(s):  
O. Moutanabbir ◽  
M. Reiche ◽  
A. Hähnel ◽  
W. Erfurth ◽  
M. Motohashi ◽  
...  
2009 ◽  
Vol 1185 ◽  
Author(s):  
Vincent Paillard ◽  
Jesse Groenen ◽  
Pascal Puech ◽  
Younes Lamrani ◽  
Marek Kostrzewa ◽  
...  

AbstractCompressive strained Silicon from a Silicon on Insulator (SOI) substrate is obtained by replacing the buried oxide layer by a strained silicon nitride layer. The silicon overlayer and the buried dielectric are etched down to the substrate to form narrow wires (down to 300 nm wide). The Si overlayer is then expected to acquire compressive strain thanks to the relaxation of the SiN layer. The goal is to obtain a high uniaxial stress perpendicular to the wires. The structures and the strain are modeled using finite element simulations. The strain elements are used to calculate Raman spectra. Theoretical results are compared to experimental profiles deduced from resonant (UV) micro Raman experiments.


2007 ◽  
Vol 90 (17) ◽  
pp. 171919 ◽  
Author(s):  
Conal E. Murray ◽  
M. Sankarapandian ◽  
S. M. Polvino ◽  
I. C. Noyan ◽  
B. Lai ◽  
...  

2019 ◽  
Vol 16 (10) ◽  
pp. 539-543 ◽  
Author(s):  
Takayoshi Shimura ◽  
Tomoyuki Inoue ◽  
Yuki Okamoto ◽  
Takuji Hosoi ◽  
Hiroki Edo ◽  
...  

2005 ◽  
Vol 44 (4B) ◽  
pp. 2336-2339 ◽  
Author(s):  
Yasuyoshi Mishima ◽  
Hirohisa Ochimizu ◽  
Atsushi Mimura

2010 ◽  
Vol 97 (5) ◽  
pp. 053105 ◽  
Author(s):  
O. Moutanabbir ◽  
M. Reiche ◽  
A. Hähnel ◽  
M. Oehme ◽  
E. Kasper

2008 ◽  
Vol 23 (2) ◽  
pp. 188-188
Author(s):  
M. Bibee ◽  
A. Mehta ◽  
S. Brennan ◽  
P. Pianetta

Author(s):  
Mehdi Asheghi

There have been many attempts in the recent years to improve the device performance by enhancing carrier mobility by using the strained-induced changes in silicon electronic bands [1–4] or reducing the junction capacitance in silicon-on-insulator (SOI) technology. Strained silicon on insulator (SSOI) is another promising technology, which is expected to show even higher performance, in terms of speed and power consumption, comparing to the regular strained-Si transistors. In this technology, the strained silicon is incorporated in the silicon on insulator (SOI) technology such that the strained-Si introduces high mobility for electrons and holes and the insulator layer (usually SiO2) exhibits low junction capacitance due to its small dielectric constant [5, 6]. In these devices a layer of SiGe may exist between the strined-Si layer and insulator (strained Si-on-SiGe-on-insulator, SGOI) [6] or the strained-Si layer can be directly on top of the insulator [7]. Latter is advantageous for eliminating some of the key problems associated with the fabrication of SGOI.


Sign in / Sign up

Export Citation Format

Share Document